

# Code Optimization part I

N. Sanna (n.sanna@cineca.it) V. Ruggiero (v.ruggiero@cineca.it)
Roma, 16 July 2015
SuperComputing Applications and Innovation Department





#### **Outline**

#### Introduction

Cache and memory system

Pipeline





#### What is the best performance which can be achieved?

#### Precision single double Incorrect loop 7500 7300 Without optimization 206 246 With optimization (-fast) 84 181 Optimized code 23 44 ACML Library (serial) 6.7 13.2 ACML Library(2 threads) 3.3 6.7 ACML Library(4 threads) 1.7 3.5 ACML Library(8 threads) 0.9 1.8 PGI accelerator 3 5 **CUBLAS** 1.6 3.2





# cat /proc/cpuinfo

```
processor
    vendor_id : GenuineIntel
    cpu family
                 : 6
    model
                 : 37
    model name : Intel(R) Core(TM) i3 CPU M 330 @ 2.13GHz
    stepping : 2
    cpu MHz : 933.000
    cache size
                 · 3072 KB
    physical id
    siblings
    core id
    cpu cores
    apicid
                 . 0
    initial apicid
                 : 0
    fpu
                 : ves
    fpu_exception
                 : yes
    cpuid level
                 : 11
    CW
                 : ves
    αW
                 : yes
    flags : fpu vme de pse tsc msr pae mce cx8
    bogomips
                 . 4256.27
    clflush size : 64
    cache alignment : 64
address sizes
                 : 36 bits physical, 48 bits virtual
```



# Iscpu

```
Architecture:
                        x86_64
CPU op-mode(s):
                        32-bit, 64-bit
                        Little Endian
Byte Order:
CPU(s):
                        4
On-line CPU(s) list:
                        0 - 3
                        2
Thread(s) per core:
Core(s) per socket:
CPU socket(s):
NUMA node(s):
Vendor ID:
                        GenuineIntel
CPU family:
                         6
                        37
Model:
Stepping:
                        933.000
CPU MHz:
BogoMIPS:
                        4255.78
Virtualization:
                        VT-x
L1d cache:
                        32K
Lli cache:
                        32K
                        256K
L2 cache:
L3 cache:
                        3072K
NUMA node0 CPU(s):
                        0 - 3
```





# What is the "margin of operation"







# Software development







# **Algorithms**

- ► The choice of the algorithm significantly affects perfomances.
  - $\blacktriangleright \ \ \text{efficient algorithm} \to \text{good performances}$
  - $\blacktriangleright \ \ inefficient \ algorithm \rightarrow bad \ performances$
- ► Golden rule
  - Before writing code choose an efficient algorithm: otherwise, the code must be rewritten !!!!!





#### **Outline**

Introduction

Cache and memory system

Pipeline





# **Memory system**

- ► CPU power computing doubles every 18 months
- Access rate to RAM doubles every 120 months
- Reducing the cost of the operations is useless if the loading data is slow
- Solution: intermediate fast memory layers
- A Hierarchical Memory System
- ► The hierarchy is transparent to the application but the performances are strongly enhanced





# **The Memory Hierarchy**



▲ Simplified Computer Memory Hierarchy Illustration: Ryan J. Leng





#### **The Cache**

Why this hierarchy?





#### **The Cache**

Why this hierarchy? It is not necessary that all data are available at the same time. What is the solution?





#### **The Cache**

Why this hierarchy?

It is not necessary that all data are available at the same time. What is the solution?

- ► The cache is divided in one (or more) levels of intermediate memory, rather fast but small sized (kB ÷ MB)
- Basic principle: we always work with a subset of data.
  - ▶ data needed → fast memory access
  - ▶ data not needed (for now) → slower memory levels
- Limitations
  - Random access without reusing
  - Never large enough . . .
  - faster, hotter and . . . expensive → intermediate levels hierarchy.





#### The cache

- ► CPU accesses higher level cache:
- ► The cache controller finds if the required element is present in cache:
  - Yes: data is transferred from cache ti CPU registers
  - No: new data is loaded in cache; if cache is full, a replacement policy is used to replace (a subset of) the current data with the new data
- ► The data replacement between main memory and cache is performed in data chunks, called cache lines
- block = The smallest unit of information that can be transferred between two memory levels (between two cache levels or between RAM and cache)





- Spatial locality
  - High probability to access memory cell with contiguous address within a short period of time (sequential instructions; data arranged in matrix and vectors sequentially accessed, etc.)





- Spatial locality
  - High probability to access memory cell with contiguous address within a short period of time (sequential instructions; data arranged in matrix and vectors sequentially accessed, etc.)
  - Possible advantage: we read more data than we need (complete block) in hopes of next request





- Spatial locality
  - High probability to access memory cell with contiguous address within a short period of time (sequential instructions; data arranged in matrix and vectors sequentially accessed, etc.)
  - Possible advantage: we read more data than we need (complete block) in hopes of next request
- Temporal locality
  - High probability to access memory cell that was recently accessed within a period space of time (instructions within body of cycle frequently and sequentially accessed, etc.)





- Spatial locality
  - High probability to access memory cell with contiguous address within a short period of time (sequential instructions; data arranged in matrix and vectors sequentially accessed, etc.)
  - Possible advantage: we read more data than we need (complete block) in hopes of next request
- Temporal locality
  - High probability to access memory cell that was recently accessed within a period space of time (instructions within body of cycle frequently and sequentially accessed, etc.)
  - We take advantage replacing the least recently used blocks



- Spatial locality
  - High probability to access memory cell with contiguous address within a short period of time (sequential instructions; data arranged in matrix and vectors sequentially accessed, etc.)
  - Possible advantage: we read more data than we need (complete block) in hopes of next request
- Temporal locality
  - High probability to access memory cell that was recently accessed within a period space of time (instructions within body of cycle frequently and sequentially accessed, etc.)
  - We take advantage replacing the least recently used blocks

Data required from CPU are stored in the cache with contiguous memory cells as long as possible





#### **Cache:Some definition**

- ► Hit: The requested data from CPU is stored in cache
- Miss: The requested data from CPU is not stored in cache
- Hit rate: The percentage of all accesses that are satisfied by the data in the cache.
- Miss rate: The number of misses stated as a fraction of attempted accesses (miss rate = 1-hit rate).
- Hit time: Memory access time for cache hit (including time to determine if hit or miss)
- Miss penalty: Time to replace a block from lower level, including time to replace in CPU (mean value is used)
- Miss time: = miss penalty + hit time, time needed to retrieve the data from a lower level if cache miss is occurred.





#### Cache: access cost

| Level | access cost     |  |
|-------|-----------------|--|
| L1    | 1 clock cycle   |  |
| L2    | 7 clock cycles  |  |
| RAM   | 36 clock cycles |  |

- ▶ 100 accesses with 100% cache hit:  $\rightarrow$  t=100
- ▶ 100 accesses with 5% cache miss in L1:  $\rightarrow$  t=130
- ▶ 100 accesses with 10% cache miss in L1  $\rightarrow$  t=160
- ▶ 100 accesses with 10% cache miss in L2  $\rightarrow$  t=450
- ▶ 100 accesses with 100% cache miss in L2  $\rightarrow$  t=3600





#### Cache miss in all levels

- 1. search two data, A and B
- 2. search A in the first level cache (L1) O(1) cycles
- 3. search A in the second level cache (L2) O(10) cycles
- 4. copy A from RAM to L2 to L1 to registers O(10) cycles
- 5. search B in the first level cache (L1) O(1) cycles
- 6. search B in the second level cache (L2) O(10) cycles
- 7. copy B from RAM to L2 to L1 to registers O(10) cycles
- 8. run command
  - O(100)overhead cycles !!!





#### Cache hit in all levels

- ► search two data, A and B
- ▶ search A in the first level cache(L1)

O(1) cycles

► search B in the first level cache(L1)

O(1) cycles

run command

O(1) overhead cycles





#### **SRAM vs. DRAM**

- Dynamic RAM (DRAM) main memory
  - one transistor cell
  - cheap
  - it needs to be periodically refreshed
    - data are not available during refreshing
- Static RAM (SRAM) cache memory
  - cell requires 6-7 transistor
  - expensive
  - it does not need to be refreshed
    - data are always available.





# Performance estimate: an example

```
float sum = 0.0f;
for (i = 0; i < n; i++)
  sum = sum + x[i]*y[i];</pre>
```

- At each iteration, one sum and one multiplication floating-point are performed
- ► The number of the operations performed is 2×n





- $ightharpoonup T_{es} = N_{flop} * t_{flop}$
- $ightharpoonup N_{flop} 
  ightharpoonup Algorithm$



- $ightharpoonup T_{es} = N_{flop} * t_{flop}$
- $ightharpoonup N_{flop} 
  ightharpoonup Algorithm$
- $ightharpoonup t_{flop} 
  ightarrow ext{Hardware}$



- $ightharpoonup T_{es} = N_{flop} * t_{flop}$
- ► *N<sub>flop</sub>*→Algorithm
- ▶  $t_{flop}$  → Hardware
- consider only execution time
- What are we neglecting?



- $ightharpoonup T_{es} = N_{flop} * t_{flop}$
- ► *N<sub>flop</sub>*→Algorithm
- ▶  $t_{flop}$  → Hardware
- consider only execution time
- ▶ What are we neglecting?
- ▶ t<sub>mem</sub> The required time to access data in memory.



#### Therefore ...

- $ightharpoonup T_{es} = N_{flop} * t_{flop} + N_{mem} * t_{mem}$
- $ightharpoonup t_{mem} 
  ightarrow Hardware$
- ► How *N<sub>mem</sub>* affects the performances?



#### *N<sub>mem</sub>* Effect

▶ 
$$Perf = \frac{N_{Flop}}{T_{es}}$$

$$lacktriangledown$$
 for  $N_{mem}=0 
ightarrow extit{Perf}^*=rac{1}{t_{flop}}$ 

• for 
$$N_{mem} > 0 \rightarrow \textit{Perf} = \frac{\textit{Perf}^*}{1 + \frac{N_{mem}*t_{mem}}{N_{flon}*t_{flon}}}$$

Performance decay factor

how to achieve the peak performance?



### *N<sub>mem</sub>* Effect

▶ 
$$Perf = \frac{N_{Flop}}{T_{es}}$$

• for 
$$N_{mem}=0 o Perf^*=rac{1}{t_{flop}}$$

▶ for 
$$N_{mem} > 0 \rightarrow \textit{Perf} = \frac{\textit{Perf}^*}{1 + \frac{N_{mem}*I_{mem}}{N_{flon}*I_{flon}}}$$

- Performance decay factor
- how to achieve the peak performance?
- Minimize the memory accesses.



# **Spatial locality: access order**

- ► Matrix multiplication in double precision 512X512
- Measured MFlops on Jazz (Intel(R) Xeon(R) CPU X5660 2.80GHz)
- ▶ gfortran compiler with -O0 optimization

| index order | Fortran | С   |
|-------------|---------|-----|
| i,j,k       | 109     | 128 |
| i,k,j       | 90      | 177 |
| j,k,i       | 173     | 96  |
| j,i,k       | 110     | 127 |
| k,j,i       | 172     | 96  |
| k,i,j       | 90      | 177 |

The efficiency of the access order depends more on the data location in memory, rather than on the language.



# **Array in memory**

- ▶ Memory → elementary locations sequentially aligned
- ► A matrix,  $a_{ij}$  element : i row index, j column index
- Matrix representation is by arrays
- How are the array elements stored in memory?
- C: sequentially access starting from the last index, then the previous index . . . a[1][1] a[1][2] a[1][3] a[1][4] . . . a[1][n] a[2][1] . . . a[n][n]
- Fortran: sequentially access starting from the first index, then the second index . . . a(1,1) a(2,1) a(3,1) a(4,1) . . . a(n,1) a(1,2) . . . a(n,n)





#### The stride

- ▶ The distance between successively accessed data
  - stride=1 → I take advantage of the spatial locality
  - ightharpoonup stride » 1 ightharpoonup I don't take advantage of the spatial locality
- ▶ Golden rule
  - Always access arrays, if possible, with unit stride.





# Fortran memory ordering







## **C** memory ordering





#### **Best access order**

- ► Calculate multiplication matrix-vector:
  - Fortran: d(i) = a(i) + b(i,j)\*c(j)
  - C: d[i] = a[i] + b [i][j]\*c[j];
- ► Fortran

▶ C

```
for(i=0;i<n,i++)
for(j=0;i<n,j++)
d[i] = a[i] + b [i][j]*c[j];</pre>
```



#### **Access order**

- ► Multiplication matrix-matrix 1024X1024
- ▶ time in seconds
- yoda (Intel(R) Xeon(R) CPU E5-2620 2.00GHz)
- ▶ gnu version 4.7.2

| Order | Fortran | С     |
|-------|---------|-------|
| i,k,j | 23.25   | 12.07 |
| j,k,i | 12.41   | 22.89 |



### Spatial locality:linear system

#### Solving triangular system

- $\blacktriangleright Lx = b$
- Where:
  - ►  $L n \times n$  lower triangular matrix
  - x n unknowns vector
  - b n right hand side vector
- we can solve this system by:
  - forward substitution
  - partitioning matrix



### **Spatial locality:linear system**

#### Solving triangular system

- $\blacktriangleright Lx = b$
- Where:
  - ► *L n*×*n* lower triangular matrix
  - ► x n unknowns vector
  - b n right hand side vector
- we can solve this system by:
  - forward substitution
  - partitioning matrix

What is faster? Why?



#### **Forward substitution**

```
Solution: \\ \dots \\ do i = 1, n \\ do j = 1, i-1 \\ b(i) = b(i) - L(i,j) \ b(j) \\ enddo \\ b(i) = b(i)/L(i,i) \\ enddo \\ \dots
```

#### **Forward substitution**

```
Solution: \\ \dots \\ do i = 1, n \\ do j = 1, i-1 \\ b(i) = b(i) - L(i,j) \ b(j) \\ enddo \\ b(i) = b(i)/L(i,i) \\ enddo \\ \dots
```

[vruggie1@fen07 TRI]\$ ./a.out

time for solution 8.0586



## **Matrix partitioning**

```
Solution:

...
do j = 1, n
b(j) = b(j)/L(j,j)
do i = j+1,n
b(i) = b(i) - L(i,j)*b(j)
enddo
enddo
...
```



## **Matrix partitioning**

```
Solution:
doi = 1, n
   b(j) = b(j)/L(j,j)
   do i = j+1,n
      b(i) = b(i) - L(i,j)*b(j)
   enddo
enddo
. . .
[vruggie1@fen07 TRI]$ ./a.out
time for solution 2.5586
```



#### What is the difference?

```
Forward substitution
do i = 1, n
do j = 1, i-1
b(i) = b(i) - L(i,j) b(j)
enddo
b(i) = b(i)/L(i,i)
enddo
```

```
Matrix partitioning
do j = 1, n
b(j) = b(j)/L(j,j)
do i = j+1,n
b(i) = b(i) - L(i,j)*b(j)
enddo
enddo
```



#### What is the difference?

► Forward substitution

```
do i = 1, n

do j = 1, i-1

b(i) = b(i) - L(i,j) b(j)

enddo

b(i) = b(i)/L(i,i)

enddo
```

Matrix partitioning

do 
$$j = 1$$
,  $n$   
 $b(j) = b(j)/L(j,j)$   
do  $i = j+1$ ,  $n$   
 $b(i) = b(i) - L(i,j)*b(j)$   
enddo  
enddo

 Same number of operations, but very different elapsed times the difference is a factor of 3





#### Let us clarify...

This matrix is stored:



In C:

| D G L B E H M C F | F I N |
|-------------------|-------|
|-------------------|-------|

In Fortran:





### **Spatial locality: cache lines**

- ► The cache is structured as a sequence of blocks (lines)
- ► The memory is divided in blocks with the same size of the cache line
- ▶ When data are required the system loads from memory the entire cache line that contains the data.







#### Dimension and data reuse

- ► Multiplication matrix-matrix in double precision
- Versions with different calls to BLAS library
- ▶ Performance in MFlops on Intel(R) Xeon(R) CPU X5660 2.80GHz

| Dimension | 1 DGEMM | N DGEMV | N <sup>2</sup> DDOT |
|-----------|---------|---------|---------------------|
| 500       | 5820    | 3400    | 217                 |
| 1000      | 8420    | 5330    | 227                 |
| 2000      | 12150   | 2960    | 136                 |
| 3000      | 12160   | 2930    | 186                 |

Same number of operations but the use of cache memory is changed!!!





#### Cache reuse

```
...
d=0.0
do I=1,n
j=index(I)
d = d + sqrt(x(j)*x(j) + y(j)*y(j) + z(j)*z(j))
...
```



#### Cache reuse

```
...
d=0.0
do I=1,n
j=index(I)
d = d + sqrt(x(j)*x(j) + y(j)*y(j) + z(j)*z(j))
...
```

Can I change the code to obtain best performances?





#### Cache reuse

```
...
d=0.0
do I=1,n
j=index(I)
d = d + sqrt(x(j)*x(j) + y(j)*y(j) + z(j)*z(j))
...
```

Can I change the code to obtain best performances?

```
...
d=0.0
do I=1,n
j=index(I)
d = d + sqrt(r(1,j)*r(1,j) + r(2,j)*r(2,j) + r(3,j)*r(3,j))
...
```





#### **Registers**

- Registers are memory locations inside CPUs
- small amount of them (typically, less than 128), but with zero latency
- All the operations performed by computing units
  - take the operands from registers
  - return results into registers
- ▶ transfers memory ↔ registers are different operations
- Compiler uses registers
  - to store intermediate values when computing expressions
  - too complex expressions or too large loop bodies force the so called "register spilling"
  - to keep close to CPU values to be reused
  - but only for scalar variables, not for array elements





### **Array elements...**

```
do 3000 z=1.nz
         k3=beta(z)
         do 3000 y=1, ny
              k2=eta(y)
              do 3000 x=1, nx/2
                   hr(x,y,z,1)=hr(x,y,z,1)*norm
                   hi(x,y,z,1)=hi(x,y,z,1)*norm
                   hr(x,y,z,2)=hr(x,y,z,2)*norm
                   hi(x,y,z,2)=hi(x,y,z,2)*norm
                   hr(x,y,z,3)=hr(x,y,z,3)*norm
                   hi(x,y,z,3)=hi(x,y,z,3)*norm
                   k1=alfa(x,1)
                   k guad=k1*k1+k2*k2+k3*k3+k guad cfr
                   k guad=1./k guad
                   sr=k1*hr(x, y, z, 1)+k2*hr(x, y, z, 2)+k3*hr(x, y, z, 3)
                   si=k1*hi(x,y,z,1)+k2*hi(x,y,z,2)+k3*hi(x,y,z,3)
                   hr(x,y,z,1)=hr(x,y,z,1)-sr*k1*k_quad
                   hr(x,y,z,2)=hr(x,y,z,2)-sr*k2*k_quad
                   hr(x,y,z,3)=hr(x,y,z,3)-sr*k3*k_quad
                   hi(x,y,z,1)=hi(x,y,z,1)-si*k1*k_quad
                   hi(x,y,z,2)=hi(x,y,z,2)-si*k2*k_quad
                   hi(x,y,z,3)=hi(x,y,z,3)-si*k3*k quad
                   k guad cfr=0.
3000 continue
```



## **Temporary scalars**

```
do 3000 z=1.nz
         k3=beta(z)
         do 3000 y=1, ny
              k2=eta(y)
              do 3000 x=1, nx/2
                   br1=hr(x,y,z,1)*norm
                   bi1=hi(x,y,z,1)*norm
                   br2=hr(x,y,z,2)*norm
                   bi2=hi(x,y,z,2)*norm
                   br3=hr(x,y,z,3)*norm
                   bi3=hi(x,y,z,3)*norm
                   k1=alfa(x,1)
                   k guad=k1*k1+k2*k2+k3*k3+k guad cfr
                   k_quad=1./k_quad
                   sr=k1*br1+k2*br2+k3*br3
                   si=k1+hi1+k2+hi2+k3+hi3
                   hr(x,y,z,1)=br1-sr*k1*k_quad
                   hr(x,v,z,2)=br2-sr*k2*k guad
                   hr(x,y,z,3)=br3-sr*k3*k_quad
                   hi(x,v,z,1)=bi1-si*k1*k guad
                   hi(x,y,z,2)=bi2-si*k2*k_quad
                   hi(x,y,z,3)=bi3-si*k3*k_quad
                   k_quad_cfr=0.
3000 Continue
```





## Temporary scalars(time -25%)

```
do 3000 z=1.nz
         k3=beta(z)
         do 3000 y=1, ny
              k2=eta(y)
              do 3000 x=1, nx/2
                   br1=hr(x,y,z,1)*norm
                   bi1=hi(x,y,z,1)*norm
                   br2=hr(x,y,z,2)*norm
                   bi2=hi(x,y,z,2)*norm
                   br3=hr(x,y,z,3)*norm
                   bi3=hi(x,y,z,3)*norm
                   k1=alfa(x,1)
                   k guad=k1*k1+k2*k2+k3*k3+k guad cfr
                   k guad=1./k guad
                   sr=k1*br1+k2*br2+k3*br3
                   si=k1+hi1+k2+hi2+k3+hi3
                   hr(x,y,z,1)=br1-sr*k1*k_quad
                   hr(x,v,z,2)=br2-sr*k2*k guad
                   hr(x,y,z,3)=br3-sr*k3*k_quad
                   hi(x,v,z,1)=bi1-si*k1*k guad
                   hi(x,y,z,2)=bi2-si*k2*k_quad
                   hi(x,y,z,3)=bi3-si*k3*k quad
                   k guad cfr=0.
3000
     Continue
```

## **Spatial and temporal locality**

Matrix transpose do j = 1, n do i = 1, n a(i,j) = b(j,i) end do end do

- Which is the best loop ordering to minimize the stride?
- ► For data residing in cache there is no dependency on the stride
  - ► idea: split computations in blocks fitting into the cache
  - task: balancing between spatial and temporal locality



### **Cache blocking**

- Data are processed in chunks fitting into the cache memory
- Cache data are reused when working for the single block
- Compiler can do it for simple loops, but only at high optimization levels

```
Example: matrix transpose
do jj = 1, n, step
do ii = 1, n, step
do j= jj,jj+step-1,1
do i=ii,ii+step-1,1
a(i,j)=b(j,i)
end do
end do
end do
end do
end do
```



# Cache: capacity miss and trashing

- Cache may be affected by capacity miss:
  - only a few lines are really used (reduced effective cache size)
  - processing rate is reduced
- Another problem is the trashing:
  - a cache line is thrown away even when data need to be reused because new data are loaded
  - slower than not having cache at all!
- It may occur when different instruction/data flows refer to the same cache lines
- ▶ It depends on how the memory is mapped to the cache
  - fully associative cache
  - direct mapped cache
  - N-way set associative cache





### Fully associative cache

A cache where data from any address can be stored in any cache location.







### Fully associative cache

- ▶ Pros:
  - ► full cache exploitation
  - independent of the patterns of memory access
- ▶ Cons:
  - complex circuits to get a fast identify of hits
  - substitution algorithm: demanding, Least Recently Used (LRU) or not very efficient First In First Out (FIFO)
  - costly and small sized





# **Direct mapped cache**

 Each main memory block can be mapped to only one slot. (linear congruence)







### **Direct mapped cache**

- ▶ Pros:
  - easy check of hit (a few bit of address identify the checked line)
  - substitution algorithm is straightforward
  - arbitrarily sized cache
- ▶ Cons:
  - strongly dependent on memory access patterns
  - affected by capacity miss
  - affected by cache trashing





### N-way set associative cache

► Each memory block may be mapped to any line among the N possible cache lines







### N-way set associative cache

- ▶ Pros:
  - ► is an intermediate choice
    - N=1 → direct mapped
    - ightharpoonup N= number of cache lines ightarrow fully associative
  - allows for compromising between circuital complexity and performances (cost and programmability)
  - allows for achieving cache with reasonable sizes
- Cons:
  - strongly conditioned by the memory pattern access
  - partially affected by capacity miss
  - partially affected by cache trashing





## Cache: typical situation

- ► Cache L1: 4÷8 way set associative
- ► Cache L2÷3: 2÷4 way set associative o direct mapped
- Capacity miss and trashing must be considered
  - strategies are the same
  - optimization of placement of data in memory
  - optimization of pattern of memory accesses
- ▶ L1 cache works with virtual addresses
  - programmer has the full control
- ▶ L2÷3 caches work with physical addresses
  - performances depend on physical allocated memory
  - performances may vary when repeating the execution
  - control at operating system level





### **Cache Trashing**

- Problems when accessing data in memory
- A cache line is replaced even if its content is needed after a short time
- It occurs when two or more data flows need a same small subset of cache lines
- ► The number of load and store is unchanged
- Transaction on memory bus gets increased
- A typical case is given by flows requiring data with relative strides of 2 power





## No trashing: C(i) = A(i) + B(i)

- ▶ Iteration i=1
  - 1. Search for A(1) in L1 cache → cache miss
  - 2. Get A(1) from RAM memory
  - 3. Copy from A(1) to A(8) into L1
  - 4. Copy A(1) into a register
  - 5. Search for B(1) in L1 cache  $\rightarrow$  cache miss
  - 6. Get B(1) from RAM memory
  - Copy from B(1) to B(8) in L1
  - 8. Copy B(1) into a register
  - 9. Execute summation
- ▶ Iteration i=2
  - Search for A(2) into L1 cache → cache hit
  - 2. Copy A(2) into a register
  - 3. Search for B(2) in L1 cache  $\rightarrow$  cache hit
  - 4. Copy B(2) into a register
  - 5. Execute summation





## Trashing: C(i) = A(i) + B(i)

- ▶ Iteration i=1
  - 1. Search for A(1) in the L1 cache  $\rightarrow$  cache miss
  - 2. Get A(1) from RAM memory
  - 3. Copy from A(1) to A(8) into L1
  - 4. Copy A(1) into a register
  - 5. Search for B(1) in L1 cache  $\rightarrow$  cache miss
  - 6. Get B(1) from RAM memory
  - 7. Throw away cache line A(1)-A(8)
  - 8. Copy from B(1) to B(8) into L1
  - 9. Copy B(1) into a register
  - 10. Execute summation





### Trashing: C(i) = A(i) + B(i)

- ▶ Iteration i=2
  - 1. Search for A(2) in the L1 cache → cache miss
  - 2. Get A(2) from RAM memory
  - 3. Throw away cache line B(1)-B(8)
  - 4. Copy from A(1) to A(8) into L1 cache
  - 5. Copy A(2) into a register
  - 6. Search for B(2) in L1 cache  $\rightarrow$  cache miss
  - 7. Get B(2) from RAM memory
  - 8. Throw away cache line A(1)-A(8)
  - 9. Copy from B(1) to B(8) into L1
  - 10. Copy B(2) into a register
  - 11. Execute summation
- ▶ Iteration i=3





#### How to identify it?

Effects depending on the size of data set

| offset | time  |
|--------|-------|
| 0      | 0.361 |
| 3      | 0.250 |
| 400    | 0.252 |
| 403    | 0.253 |



# **Cache padding**

```
real, dimension=1024 :: a,b
common/my_comm /a,b
do i=1, 1024
a(i)=b(i) + 1.0
enddo
```

- ► If cache size = 4 \* 1024, direct mapped, a,b contiguous data (for example): we have cache thrashing (load and unload a cache block repeatedly)
- ▶ size of array = multiple of cache size → cache thrashing
- Set Associative cache reduces the problem





# **Cache padding**



1 mod 1024=1 1025 mod 1024= 1

In the cache:

| a(1)     | 1024 |
|----------|------|
| trashing |      |
| b(1)     | 1024 |





# **Cache padding**

```
integer offset=
(linea di cache)/SIZE(REAL)
real, dimension=
(1024+offset) :: a,b
common/my_comm /a,b
do i=1, 1024
a(i)=b(i) + 1.0
enddo
```

offset $\rightarrow$  staggered matrixes cache  $\rightarrow$  no more problems



Don't use matrix dimension that are powers of two:





#### Misaligned accesses

- ► Bus transactions get doubled
- On some architectures:
  - ► may cause run-time errors
  - emulated in software
- A problem when dealing with
  - structured types (TYPE and struct)
  - ▶ local variables
  - ► "common"
- Solutions
  - order variables with decreasing order
  - ► compiler options (if available...)
  - different common
  - insert dummy variables into common



## **Misaligned Accesses**

```
parameter (nd=1000000)
real*8 a(1:nd), b(1:nd)
integer c
common /data1/ a,c,b
....

do j = 1, 300
    do i = 1, nd
        somma1 = somma1 + (a(i)-b(i))
    enddo
enddo
```

#### Different performances for:

```
common /data1/ a,c,b
common /data1/ b,c,a
common /data1/ a,b,c
```

It depends on the architecure and on the compiler which usually warns and tries to fix the problem (align common)





In order to optmize cache using memory alignment is important. When we read memory data in word 4 bytes chunk at time (32 bit systems) The memory addresses must be powers of 4 to be aligned in memory.

```
struct MixedData{
char Data1;
short Data2;
int Data3
short Data4
}
```



To have Data3 value two reading from memory need.





With alignment:

```
struct MixedData{
char Data1;
char Padding1[1];
short Data2;
int Data3
short Data4
char Padding2[3];

Data1 Data2 Data3 Data4
```





Old struct costs 8 bytes, new struct (with padding) costs 12 bytes. We can align data exchanging their order.

```
struct MixedData{
char Data1;
short Data4
short Data2;
int Data3
}
```







```
Generally:
padding = align - (offset mod align)
newoffset = offset + padding = offset + align - (offset mod align)
```

For example:  
offset = 
$$0x59d$$
, align=4  
padding =  $4 - (0x59d\%4) = 4 - 1 = 3$   
newoffset =  $0x59d + 3 = 0x5a0$ 

new starting address:0x5a0



## How to detect the problem?

- Processors have hardware counters
- ► Devised for high clock CPUs
  - necessary to debug processors
  - useful to measure performances
  - crucial to ascertain unexpected behaviors
- ► Each architecture measures different events
- Of course, vendor dependent
  - ► IBM: HPCT
  - ► INTEL: Vtune
- Multi-platform measuring tools exist
  - ▶ Valgrind, Oprofile
  - ▶ PAPI
  - Likwid
  - ▶ ..





# Cache is a memory

- Its state is persistent until a cache-miss requires a change
- Its state is hidden for the programmer:
  - does not affect code semantics (i.e., the results)
  - affects the performances
- The same routine called under different code sections may show completely different performances because of the cache state at the moment
- Code modularity tends to make the programmer forget it
- It may be important to study the issue in a context larger than the single routine



#### **Valgrind**

- Software Open Source useful for Debugging/Profiling of programs running under Linux OS, sources not required (black-box analysis), and different tools available:
  - ► Memcheck (detect memory leaks, . . .)
  - Cachegrind (cache profiler)
  - Callgrind (callgraph)
  - Massif (heap profiler)
  - ► Etc.
- http://valgrind.org





#### **Cachegrind**

#### valgrind --tool=cachegrind <nome\_eseguibile>

- Simulation of program-cache hierarchy interaction
  - two independent first level cache (L1)
    - ► instruction (I1)
    - data cache (D1)
  - a last level cache, L2 or L3(LL)
- Provides statistics
  - I cache reads (Ir executed instructions), I1 cache read misses (I1mr), LL cache instruction read misses (ILmr)
  - ► D cache reads, Dr,D1mr,DLlmr
  - ► D cache writes, Dw,D1mw,DLlmw
- Optionally provides branches and mispredicted branches





# Cachegrind:example I

```
==14924== I refs:
                      7.562.066.817
==14924== I1 misses:
                               2,288
==14924== LLi misses:
                               1,913
==14924== I1 miss rate:
                               0.00%
==14924== LLi miss rate:
                                0.00%
==14924==
==14924== D refs:
                       2.027.086.734 (1.752.826.448 rd + 274.260.286 wr)
                        16,946,127 ( 16,846,652 rd
==14924== D1 misses:
                                                               99,475 wr)
==14924== LLd misses:
                             101,362 (
                                              2,116 rd
                                                               99,246 wr)
==14924== LLd miss rate:
                                 0.0% (
                                                0.0%
                                                                  0.0%)
==14924==
==14924== LL refs:
                         16,948,415 ( 16,848,940 rd
                                                              99,475 wr)
                           103,275 (
==14924== LL misses:
                                             4.029 rd
                                                               99,246 wr)
==14924== LL miss rate:
                                 0.0% (
                                              0.0%
                                                                  0.0%)
```





# Cachegrind:example II

```
==15572== I refs:
                    7.562.066.871
==15572== I1 misses:
                              2,288
==15572== LLi misses:
                             1.913
==15572== I1 miss rate:
                             0.00%
==15572== LLi miss rate:
                              0.00%
==15572== D refs:
                      2.027.086.744 (1.752.826.453 rd + 274.260.291 wr)
==15572== D1 misses:
                    151,360,463 ( 151,260,988 rd +
                                                            99,475 wr)
==15572== LLd misses:
                           101,362 (
                                                            99,246 wr)
                                            2,116 rd
==15572== D1 miss rate:
                               7.4% (
                                             8.6%
                                                               0.0%)
==15572== LLd miss rate:
                               0.0% (
                                              0.0%
                                                               0.0%)
==15572== LL refs:
                       151,362,751 ( 151,263,276 rd
                                                           99,475 wr)
                         103,275 ( 4,029 rd
==15572== LL misses:
                                                           99.246 wr)
==15572== LL miss rate:
                               0.0% (
                                           0.0%
                                                            0.0%)
```





#### Cachegrind:cg\_annotate

- Cachegrind automatically produces the file cachegrind.out.<pid>
- In addition to the previous information, more detailed statistics for each function is made available

cg\_annotate cachegrind.out.<pid>





# **Cachegrind:options**

- ► —I1=<size>,<associativity>,<line size>
- ► —D1=<size>,<associativity>,<line size>
- ► —LL=<size>,<associativity>,<line size>
- —cache-sim=no|yes [yes]
- —branch-sim=no|yes [no]
- —cachegrind-out-file=<file>





- ▶ Performance Application Programming Interface
- Standard Interface to access hardware counters
- 2 interfaces available (C and Fortran):
  - ▶ High-level interface: easy
  - Low-level interface: complex but more programmable
- ▶ Pros:
  - administrative permission not required for measuring
  - standard event names for monitored events (if available) with the high-level interface
  - easy monitoring of user-defined code sections
- Cons:
  - Manual instrumenting is mandatory
  - OS kernel makes the event available





#### Papi Events

Associated to hardware counters depending on the machine

Example:

PAPI\_TOT\_CYC: clock cycles

PAPI\_TOT\_INS: completed instructions PAPI\_FP\_INS: floating-point instructions PAPI\_L1\_DCA: L1 data cache accesses

PAPI\_L1\_DCM: L1 data cache misses

PAPI\_SR\_INS: store instructions

PAPI\_BR\_MSP: branch instructions mispredicted





#### Papi: interface

- ► High-level library calls are intuitive
- It is possible to simultaneously monitor different events
- In Fortran:

```
#include "fpapi_test.h"
integer events(2), retval ; integer*8 values(2)
.....
events(1) = PAPI_FP_INS ; events(2) = PAPI_L1_DCM
.....
call PAPIf_start_counters(events, 2, retval)
call PAPIf_read_counters(values, 2, retval) ! Clear values
< sezione di codice da monitorare >
call PAPIf_stop_counters(values, 2, retval)
print*,'Floating point instructions',values(1)
print*,'L1 Data Cache Misses: ',values(2)
......
```





#### Papi: interface

- It is possible to handle errors analyzing a variable returned by the subroutine
- It is possible to perform queries to check the availability of hardware counters, etc.
- It is recommended to call a dummy subroutine after the monitored section to ensure that the optimization has not altered the instruction flow





#### **Outline**

Introduction

Cache and memory system

Pipeline





#### **CPU: internal parallelism?**

- CPU are entirely parallel
  - pipelining
  - superscalar execution
  - units SIMD MMX, SSE, SSE2, SSE3, SSE4, AVX
- ➤ To achieve performances comparable to the peak performance:
  - give a large amount of instructions
  - give the operands of the instructions





#### The pipeline

- Pipeline, channel or tube for carrying oil
- An operation is split in independent stages and different stages are executed simultaneously
- Parallelism wrt different operation stages
- Processors significantly exploit pipelining to increase the computing rate





#### **CPU** cycle

- fetch (get, catch) gets the instruction from memory and the pointer of Program Counter is increased to point to the next instruction
- decode instruction gets interpreted
- execute send messages which represent commands for execution





# **NON** pipelined computing units

Each instruction is completed after three cycles







#### **Pipelined units**

- ► A result per cycle when the pipeline is completely filled
- To fill it 3 independent instructions are needed (including the operands)
- At the opposite, each result each 3 cycles when the pipeline is empty







## Superpipelined computing units

- ▶ A result per cycle when the pipeline is completely filled
- To fill it 6 independent instructions are needed (including the operands)
- At the opposite, each result each 6 cycles when the pipeline is empty
- It is possible to half the clock rate, i.e. double the frequency







#### Out of order execution

- Dynamically reorder the instructions
  - move up instructions having operands which are available
  - postpone instructions having operands still not available
  - reorder reads/write from/into memory
  - always considering the free functional units
- Exploit significantly:
  - register renaming (physical vs architectural registers)
  - branch prediction
  - combination of multiple read and write from/to memory
- Crucial to get high performance on present CPUs
- The code should not hide the reordering possibilities





#### Out of order execution





#### **Superscalar execution**

- CPUs have different independent units
  - functional differentiation
  - functional replication
- Independent operations are executed at the same time
  - integer operations
  - floating point operations
  - skipping memory
  - memory accesses
- Instruction Parallelism
- Hiding latencies
- Processors exploit superscalarity to increase the computing power for a fixed clock rate



# How to exploit internal parallelism

- Main issues:
  - ► minimize dependency among instructions
  - ► handle conditional statements (if and loop)?
  - provide all the required data
- Who has to modify the code?
  - ► CPU? → yes, if possible, OOO and branch prediction
  - ▶ compiler? → yes, is possible, understanding the semantics
  - ▶ user? → yes, for the most complex cases
- Strategies
  - ▶ loop unrolling → unroll the loop
  - ▶ loop merging → merge loops into a single loop
  - ▶ loop splitting → decompose complex loops
  - lacktriangleright function inlining o avoid breaking instruction flow

